#### EC 19-20 Computer Architecture Fall 2019

# **Chapter 3: Exploiting the Memory Hierarchy**

Mª Angeles González Navarro

www.ac.uma.es/~angeles

angeles@ac.uma.es

[Adapted from Mary Jane Irwin's slides (PSU) based on *Computer*Organization and Design, ARM Ed. Patterson & Hennessy, © 2017, Elsevier]

EC19-20 Chapter 3.1

Dept. of Comp. Arch., UMA, 2019







#### **The Memory Hierarchy Goal**

- □ Fact: Large memories are slow and fast memories are small
- □ How do we create a memory that gives the illusion of being large, cheap and fast (most of the time)?
  - With hierarchy
  - With parallelism

EC19-20 Chapter 3.5

Dept. of Comp. Arch., UMA, 2019

5

### **Memory Hierarchy Technologies**

- Caches use SRAM for speed and technology compatibility
  - Fast (typical access times of 0.5 to 2.5 nsec)
  - Low density (6 transistor cells), higher power, expensive
  - Static: content will last "forever" (as long as power is left on)
- □ Main memory uses *DRAM* for size (density)
  - Slower (typical access times of 50 to 70 nsec)
  - High density (1 transistor cells), lower power, cheaper
  - Dynamic: needs to be "refreshed" regularly (~ every 8 ms)
    - consumes 1% to 2% of the active cycles of the DRAM
- Ideal memory
  - Access time of SRAM
  - □ Capacity and cost/GB of DRAM

EC19-20 Chapter 3.6



′

#### **Advanced DRAM Organization**

- □ Bits in a DRAM are organized as a rectangular array
  - Addresses divided into 2 halves (row and column)
    - RAS or Row Access Strobe triggering the row decoder
    - CAS or Column Access Strobe triggering the column selector
  - DRAM accesses an entire row
  - Burst mode: supply successive words from a row with reduced latency
- □ Double data rate (DDR) DRAM (DDR4)
  - Transfer on rising and falling clock edges



EC19-20 Chapter 3.8

#### **Advanced DRAM Organization cont.**

- DRAM read timing slower that SRAM read timing:
  - Dynamic: needs to be "refreshed" regularly (~ every 8 ms)
    - consumes 1% to 2% of the active cycles of the DRAM
  - Addresses divided into 2 halves (row and column)
    - RAS or Row Access Strobe triggering the row decoder
    - CAS or Column Access Strobe triggering the

DRAM Read Timing





9

#### **Memory Hierarchy**

- We focus in MEMORY HIERARCHY
- □ There are several levels in the hierarchy:
  - Each lower level contains a copy of some data of the higher level
  - Lower level: fast and small
  - Higher level: slow and large

EC19-20 Chapter 3.10





#### The Memory Hierarchy: Why Does it Work?

- □ Temporal Locality (locality in time)
  - If a memory location is referenced, then it will tend to be referenced again soon
  - ⇒ Keep most recently accessed data items closer to the processor
  - ⇒ Programs have many loops
- □ Spatial Locality (locality in space)
  - If a memory location is referenced, the locations with nearby addresses will tend to be referenced soon
  - ⇒ Move blocks consisting of contiguous words closer to the processor
  - ⇒ Programs have consecutive instructions

Actual processors: 96.8% of memory accesses find the data in the cache

EC19-20 Chapter 3.13

Dept. of Comp. Arch., UMA, 2019







## Cache - Main memory system operation

- □ Both memories a divided in BLOCKS
  - Each block has several words
- □ When the processor requires one word, it is fetched in the Cache
  - If the word is there (HIT), it is taken and sent to the processor (it takes 1 clock cycle (cc)).
  - If it is not there (MISS), it is searched in the Main Memory (several cc)
- □ In a miss, the full block of main memory containing the word is copied from the main memory to the cache









#### The Memory Hierarchy: Terminology

- Block (or line): the minimum unit of information that is present (or not) in a cache
- □ Hit Rate (P<sub>hit</sub>): the fraction of memory accesses found in a level of the memory hierarchy
  - ullet  $_{ ext{Phit}}=rac{ ext{Number of hits}}{ ext{Number of memory references}}$
  - Hit Time (T<sub>hit</sub>): Time to access that level which consists of
     Time to search the block (hit/miss) (T<sub>s</sub>) + Time to transfer the word (T<sub>wt</sub>)
     → By default, we always consider Hit time= 1 cc
- Miss Rate ( $P_{miss}$ ): the fraction of memory accesses *not* found in a level of the memory hierarchy  $\Rightarrow P_{miss}=1-P_{hit}$ 
  - $\bullet_{Pmiss} = {^{Number\ of\ misses}}/_{Number\ of\ memory\ references}$
  - Miss Penalty: Time to replace a block in that level with the corresponding block from a lower level which consists of

Time to access the block in the lower level ( $T_{acc}$ ) + Time to transmit that block to the level that experienced the miss ( $T_{blk}$ )

EC19-20 Chapter 3.21

Hit Time << Miss Penalty

Dept. of Comp. Arch., UMA, 2019

21

#### **Average Access Time**

- □ Hit time is also important for performance
- Average memory access time (AMAT)
  - AMAT = Hit time + Miss rate × Miss penalty
- Example
  - CPU with 1ns clock, hit time = 1 cycle, miss penalty = 20 cycles, I\$ache miss rate = 5%
  - AMAT = 1 + 0.05 × 20 = 2ns
    - 2 cycles per instruction

EC19-20 Chapter 3.22

## **Measuring Cache Performance**

- Components of CPU time
  - Program execution cycles
    - Includes cache hit time
    - Stalls due to Data and Control Hazards (previous chapter)
  - Memory stall cycles

NEW - Cache misses (I\$ + D\$)

- I\$ → Instruction Cache
- D\$ → Data Cache

EC19-20 Chapter 3.23

Dept. of Comp. Arch., UMA, 2019

23

#### **Measuring Cache Performance**

Assuming cache hit costs are included as part of the normal CPU execution cycle, then

Memory-stall cycles =

= Num. acc.I\$  $\times P_{miss}(I\$) \times TP_{miss}(I\$) + Num.$  acc. D\$  $\times P_{miss}(D\$) \times TP_{miss}(D\$)$ 

Memory-stall cycles/IC =

= 
$$1 \times P_{miss}(I\$) \times TP_{miss}(I\$) + \underline{Num. acc. D\$} \times P_{miss}(D\$) \times TP_{miss}(D\$)$$
IC

- \* CPI<sub>base</sub> includes the stall due to data & control hazards (perfect cache –no misses) \* Num. Acc. I\$ = IC.
- \* Num Acc. D\$ = Num. of load and store instructions

EC19-20 Chapter 3.24

#### **Cache Performance Example**

- Given
  - I\$ miss rate P<sub>miss</sub>(I\$)= 2%
  - D\$ miss rate P<sub>miss</sub>(D\$)= 4%
  - Miss penalty (I\$ & D\$) TP<sub>miss</sub>(I\$), TP<sub>miss</sub>(D\$) = 80 cycles
  - Base CPI (ideal cache) CPI<sub>base</sub>= 1.5
  - Load & stores are 36% of instructions (Num.acc.D\$ / num. inst = 0.36)
- Miss cycles per instruction
  - 1\$:  $0.02 \times 80 = 1.6$
  - $\bullet$  D\$: 0.36 × 0.04 × 80 = 1.152
- □ Effective CPI = 1.5 + 1.6 + 1.152 = 4.252

25

#### Cache - Main memory system operation

- □ Both memories a divided in BLOCKS
  - Each block has several words
- □ When the processor requires one word, it is fetched in the Cache
  - If the word is there (HIT), it is taken and sent to the processor (1 cc).
  - If it is not there (MISS), it is searched in the Main Memory (several cc)
- □ In a miss, the full block of main memory containing the word is copied from the main memory to the cache



EC19-20 Chapter 3.26



































## **How is the Hierarchy Managed?**

- □ registers ↔ memory
  - by compiler (programmer?)
- □ cache ↔ main memory
  - by the cache controller hardware
- main memory ↔ disks
  - by the operating system (virtual memory)
  - virtual to physical address mapping assisted by the hardware (TLB)
  - by the programmer (files)

EC19-20 Chapter 3.44

Dept. of Comp. Arch., UMA, 2019

44

## **Cache organization**

Depending on the way that a block of main memory is located in the cache memory we have:

- □ Fully associative
- Direct mapped
- Set associative

EC19-20 Chapter 3.45



## **Associative Caches**

- □ Fully associative
  - Allow a given block to go in any cache entry
  - Requires all entries to be searched at once
  - Comparator per entry (expensive):
    - As many comparators as blocks in the cache
    - High hardware cost
    - Parallel search of TAG  $\rightarrow$  T<sub>s</sub> high
  - Lowest miss rate (P<sub>miss</sub>)

EC19-20 Chapter 3.47 Chapter 5 — Large and Fast: Exploiting Memory Hierarchy — 47 Dept. of Comp. Arch., UMA, 2019



















### **Direct mapped Caches**

- Direct mapped
  - Only a choice for each block
  - Only one entry is searched
  - Only one comparator (cheap):
    - Low hardware cost
  - Higest miss rate (P<sub>miss</sub>)

 ${}_{\text{EC19-20 Chapter 3.56}} \text{Chapter 5} - \text{Large and Fast: Exploiting Memory Hierarchy} - 56 \\ {}_{\text{Dept. of Comp. Arch., UMA, 2019}}$ 











#### Cache organization: Set associative

- □ The CM is divided in sets
- □ Each set has several blocks
- □ Each MM block can be located in only one set of CM
  - > Inside a set, the block can be allocated anywhere
  - > Thus, set associative is
    - ✓ Direct mapped between MM blocks and MC sets
    - ✓ Fully associative inside a set
- ☐ The block inside a set is also call way
  - > Examples
    - $\triangleright$  2-way set associative  $\rightarrow$  2 blocks per set
    - $\triangleright$  3-way set associative  $\rightarrow$  3 blocks per set
- Extreme cases:
  - ➤ 1-way set associative → direct mapped
  - $\triangleright$  2<sup>k</sup>-way set associtive  $\rightarrow$  fully associative (2<sup>k</sup> blocks in CM)

EC19-20 Chapter 3.61





## Cache organization: Set associative

#### Set associative

- > As many comparators as ways:
  - Lower hardware cost than full associative, higher hardware cost than direct mapped (trade-off solution)
- ➤ Medium miss rate (P<sub>miss</sub>)
- From a practical point of view, a 8-way set associative has a P<sub>miss</sub> similar to a fully associative

EC19-20 Chapter 3.64 Chapter 5 — Large and Fast: Exploiting Memory Hierarchy — 64 Dept. of Comp. Arch., UMA, 2019













#### **Cache Field Sizes**

- □ The number of bits in a cache includes both the storage for data and for the tags
  - 32-bit byte address
  - For a direct mapped cache with 2<sup>n</sup> blocks, *n* bits are used for the index
  - MIPS: For a block size of 2<sup>w</sup> words (2<sup>w+2</sup> bytes), w bits are used to address the word within the block and 2 bits are used to address the byte within the word
- □ What is the size of the tag field?
- ☐ The total number of bits in a direct-mapped cache is then 2<sup>N</sup> x (block size + tag field size + valid field size)
- How many total bits are required for a direct mapped cache with 16KB of data and 4-word blocks assuming a 32-bit address?

EC19-20 Chapter 3.71

#### **Reducing Cache Miss Rates #1**

- 1. Allow more flexible block placement
- ☐ In a direct mapped cache a memory block maps to exactly one cache block
- □ At the other extreme, could allow a memory block to be mapped to any cache block – fully associative cache
- □ A compromise is to divide the cache into sets each of which consists of n "ways" (n-way set associative). A memory block maps to a unique set (specified by the index field) and can be placed in any way of that set (so there are n choices)

(block address) modulo (# sets in the cache)

EC19-20 Chapter 3.72

Dept. of Comp. Arch., UMA, 2019

72

#### **Range of Set Associative Caches**

□ For a fixed size cache, each increase by a factor of two in associativity doubles the number of blocks per set (i.e., the number or ways) and halves the number of sets – decreases the size of the index by 1 bit and increases the size of the tag by 1 bit



### **Sources of Cache Misses**

- Compulsory (cold start or process migration, first reference):
  - First access to a block, "cold" fact of life, not a whole lot you can do about it. If you are going to run "millions" of instruction, compulsory misses are insignificant
  - Solution: increase block size (increases miss penalty; very large blocks could increase miss rate)

### □ Capacity:

- Cache cannot contain all blocks accessed by the program
- Solution: increase cache size (may increase access time)
- □ Conflict (collision):
  - Multiple memory locations mapped to the same cache location
  - Solution 1: increase cache size
  - Solution 2: increase associativity (stay tuned) (may increase access time)

EC19-20 Chapter 3.74

Dept. of Comp. Arch., UMA, 2019

74

### **Benefits of Set Associative Caches**

□ The choice of direct mapped or set associative depends on the cost of a miss versus the cost of implementation



■ Largest gains are in going from direct mapped to 2-way (20%+ reduction in miss rate)

EC19-20 Chapter 3.75

# **Costs of Set Associative Caches**

- □ X-way set associative cache costs
  - X comparators (delay and area)
  - MUX delay (set selection) before data is available
  - Data available after set selection (and Hit/Miss decision). In a direct mapped cache, the cache block is available before the Hit/Miss decision
    - So its not possible to just assume a hit and continue and recover later if it was a miss

EC19-20 Chapter 3.76

Dept. of Comp. Arch., UMA, 2019

76

# **REPLACEMENT**

EC19-20 Chapter 3.77

### **Replacement policies for Associative Caches**

- When a miss occurs, which way's block do we pick for replacement? (Fully associative / set associative caches)
  - Least Recently Used (LRU): the block replaced is the one that has been unused for the longest time
    - Must have hardware to keep track of when each way's block was used relative to the other blocks in the set
    - For 2-way set associative, takes one bit per set → set the bit when a block is referenced (and reset the other way's bit)
  - First-In-First-Out (FIFO): the block replaced is the one that firstly entered in the set
    - Must have hardware to keep track of when the block entered in the set
  - RANDOM: the block replaced is selected randomly

EC19-20 Chapter 3.78

Dept. of Comp. Arch., UMA, 2019

78

Write

EC19-20 Chapter 3.79

### **Handling Cache Hits**

- Read hits (Inst Memory and Data Memory)
  - this is what we want!
- Write hits (Data Memory only)
  - require the cache and main memory to be consistent
    - always write the data into both the cache block and the next level in the memory hierarchy (write-through)
    - writes run at the speed of the next level in the memory hierarchy so slow! or can use a write buffer and stall only if the write buffer is full
  - allow cache and memory to be inconsistent
    - write the data only into the cache block (write-back the cache block to the next level in the memory hierarchy when that cache block is "evicted")
    - need a dirty bit for each data cache block to tell if it needs to be written back to memory when it is evicted
    - Need a snooping mechanism (watchdog) to check new memory access

EC19-20 Chapter 3.80

Dept. of Comp. Arch., UMA, 2019

80

### **Handling Cache Misses (Single Word Blocks)**

- Read misses (I\$ and D\$)
  - stall the pipeline, fetch the block from the next level in the memory hierarchy, install it in the cache and send the requested word to the processor, then let the pipeline resume
- Write misses (D\$ only)
  - stall the pipeline, fetch the block from next level in the memory hierarchy, install it in the cache (which may involve having to evict a dirty block if using a write-back cache), write the word from the processor to the cache, then let the pipeline resume (Write allocate)
  - No-write allocate skip the cache write and just write the word to the write buffer (and eventually to the next memory level), no need to stall if the write buffer isn't full

EC19-20 Chapter 3.81

### **Measuring Cache Performance**

Assuming cache hit costs are included as part of the normal CPU execution cycle, then

Memory-stall cycles = Read-stall cycles + Write-stall cycles

Read-stall cycles = reads/program × read miss rate × read miss penalty

Write-stall cycles = (writes/program × write miss rate × write miss penalty)

+ write buffer stalls

□For write-through caches, we can simplify this to

Memory-stall cycles = accesses/program × miss rate × miss penalty

\* CPI<sub>base</sub> includes the stall due to data & control hazards (i.e. CPI of previous chapter)

EC19-20 Chapter 3.82

Dept. of Comp. Arch., UMA, 2019

82

- ✓ Write: only one word is replaced (not the full block).
- ✓ It means that the original block is read and a word inside the block is modified,. First of all , we have to verify the the block is in cache (hit) (the write can not start until we know we have a hit)
- ✓ In writes, two problems can arise:



### Multi processors systems:

It allows direct communitation between If one word in modified in only one If one word in modified in only one local cache, the same word (block) has to be invalidated in the rest of the caches (valid bit then the corresponding blocks in CM have to be invalid (valid bit=0)

EC19-20 Chapter 3.83

















### Multi-level cache

EC19-20 Chapter 3.93

Dept. of Comp. Arch., UMA, 2019

93

### **Multi-level cache**

- With advancing technology have more than enough room on the die for bigger L1 caches or for a second level of caches – normally a unified L2 cache (i.e., it holds both instructions and data) and in some cases even a unified L3 cache
- □ For our example, CPI<sub>ideal</sub> of 2, 100 cycle miss penalty (to main memory) and a 25 cycle miss penalty (to L2\$), 36% load/stores, a 2% (4%) L1 I\$ (D\$) miss rate, add a 0.5% L2\$ miss rate

$$CPI_{effective} = 2 + .02 \times 25 + .005 \times 100 + .36 \times .04 \times 25 + .36 \times .005 \times 100 = 3.54$$

(compared to  $CPI_{effective} = 2 + .02 \times 100 + 0.36 \times 0.04 \times 100 = 5.44$  with no UL2\$)

EC19-20 Chapter 3.94

### **Multilevel Cache Design Considerations**

- Design considerations for L1 and L2 caches are very different
  - Primary cache should focus on minimizing hit time in support of a shorter clock cycle
    - Smaller with smaller block sizes
  - Secondary cache(s) should focus on reducing miss rate to reduce the penalty of long main memory access times
    - Larger with larger block sizes
    - Higher levels of associativity
- □ The miss penalty of the L1 cache is significantly reduced by the presence of an L2 cache – so it can be smaller (i.e., faster) but have a higher miss rate
- □ For the L2 cache, hit time is less important than miss rate
  - The L2\$ hit time determines L1\$'s miss penalty
  - L2\$ local miss rate >> than the global miss rate

EC19-20 Chapter 3.95

Dept. of Comp. Arch., UMA, 2019





# **Example**

- Given
  - 2500 references NR= 2500
  - 50 misses at L1 → N<sub>missL1</sub>=50
  - 5 misses at L2  $\rightarrow$   $N_{\text{missL2}}=5$
  - Miss penalty for L2 : 100 cc → TP<sub>missL2</sub>=100
  - Access time for L2: 12 cc → T<sub>hitL2</sub> = 12
  - Hit time at L1: 1 cc
- Global miss rate?
  - $\bullet$  P<sub>missL1</sub> = 50/2500 = 0,02 P<sub>missL2</sub> = 5/50 = 0.10
  - $\bullet$  P<sub>miss</sub> = 0,02 x 0.10 = 0,002
- Average Memory Access Time
  - $\bullet$  AMAT<sub>L2</sub>= 12 + 0.10x100 = 22
  - AMAT= 1 + 0,02 x 22 = 1.44

Withouh L2: AMAT=1 + 0,02 x 100= 3

 ${}_{\text{EC19-20 Chapter 3.98}} \text{Chapter 5} - \text{Large and Fast: Exploiting Memory Hierarchy} - 98 \\ {}_{\text{Dept. of Comp. Arch., UMA, 2019}}$ 





| Characteristic           | ARM Cortex-A53                                                       | Intel Core 17                               |
|--------------------------|----------------------------------------------------------------------|---------------------------------------------|
| L1 cache organization    | Split instruction and data caches                                    | Split instruction and data caches           |
| L1 cache size            | Configurable 16 to 64 KiB each for instructions/data                 | 32 KiB each for instructions/data per core  |
| L1 cache associativity   | Two-way (I), four-way (D) set associative                            | Four-way (I), eight-way (D) set associative |
| L1 replacement           | Random                                                               | Approximated LRU                            |
| L1 block size            | 64 bytes                                                             | 64 bytes                                    |
| L1 write policy          | Write-back, variable allocation policies (default is Write-allocate) | Write-back, No-write-allocate               |
| L1 hit time (load-use)   | Two clock cycles                                                     | Four clock cycles, pipelined                |
| L2 cache organization    | Unified (instruction and data)                                       | Unified (instruction and data) per core     |
| L2 cache size            | 128 KiB to 2 MiB                                                     | 256 KiB (0.25 MiB)                          |
| L2 cache associativity   | 16-way set associative                                               | 8-way set associative                       |
| L2 replacement           | Approximated LRU                                                     | Approximated LRU                            |
| L2 block size            | 64 bytes                                                             | 64 bytes                                    |
| L2 write policy          | Write-back, Write-allocate                                           | Write-back, Write-allocate                  |
| L2 hit time              | 12 clock cycles                                                      | 10 clock cycles                             |
| L3 cache<br>organization | -                                                                    | Unified (instruction and data)              |
| L3 cache size            | -                                                                    | 8 MiB, shared                               |
| L3 cache associativity   | -                                                                    | 16-way set associative                      |
| L3 replacement           | -                                                                    | Approximated LRU                            |
| L3 block size            | -                                                                    | 64 bytes                                    |
| L3 write policy          | -                                                                    | Write-back, Write-allocate                  |
| L3 hit time              | -                                                                    | 35 clock cycles                             |

# **Main Memory**

EC19-20 Chapter 3.102

### **Memory Systems that Support Caches**

■ The off-chip interconnect and memory architecture can affect overall system performance in dramatic ways

On-chip

CPU

Cache

32-bit data

8
32-bit addr
per cycle

DRAM
Memory

One word wide organization (one word wide bus and one word wide memory)

- Assume
  - 1. 1 memory bus clock cycle to send the addr
  - 15 memory bus clock cycles to get the 1<sup>st</sup> word in the block from DRAM (row cycle time), 5 memory bus clock cycles for 2<sup>nd</sup>, 3<sup>rd</sup>, 4<sup>th</sup> words (column access time)
  - 3. 1 memory bus clock cycle to return a word of data
- Memory-Bus to Cache bandwidth
  - number of bytes accessed from memory and transferred to cache/CPU per memory bus clock cycle

Dept. of Comp. Arch., UMA, 2019

•

103

EC19-20 Chapter 3.103

















# Virtual memory EC19-20 Chapter 3.112 Dept. of Comp. Arch., UMA, 2019

### **Virtual Memory**

- □ Use main memory as a "cache" for secondary memory
  - Allows efficient and safe sharing of memory among multiple programs
  - Provides the ability to easily run programs larger than the size of physical memory
  - Simplifies loading a program for execution by providing for code relocation (i.e., the code can be loaded anywhere in main memory)
- □ What makes it work? again the Principle of Locality
  - A program is likely to access a relatively small portion of its address space during any period of time
- □ Each program is compiled into its own address space a "virtual" address space
  - During run-time each virtual address must be translated to a physical address (an address in main memory)

EC19-20 Chapter 3.113

Dept. of Comp. Arch., UMA, 2019

113

### **Two Programs Sharing Physical Memory**

- □ A program's address space is divided into pages (all one fixed size) or segments (variable sizes)
  - The starting location of each page (either in main memory or in secondary memory) is contained in the program's page table



# Address Translation A virtual address is translated to a physical address by a combination of hardware and software Virtual Address (VA) Virtual page number Page offset Physical page number Page offset Physical Address (PA) So each memory request first requires an address translation from the virtual space to the physical space A virtual memory miss (i.e., when the page is not in physical

memory) is called a page fault → penalty: 1.000.000 cycles

Dept. of Comp. Arch., UMA, 2019

115

EC19-20 Chapter 3.115



### **Virtual Addressing with a Cache**

Thus it takes an extra memory access to translate a VA to a PA



- □ This makes memory (cache) accesses very expensive (if every access was really two accesses)
- □ The hardware fix is to use a *Translation Lookaside Buffer* (TLB) – a small cache that keeps track of recently used address mappings to avoid having to do a page table lookup

EC19-20 Chapter 3.117

Dept. of Comp. Arch., UMA, 2019



### **Translation Lookaside Buffers (TLBs)**

■ Just like any other cache, the TLB can be organized as fully associative, set associative, or direct mapped

| V | TAG Virt. Page # | Physical Page # | Dirty | Ref | Access |
|---|------------------|-----------------|-------|-----|--------|
|   |                  |                 |       |     |        |
|   |                  |                 |       |     |        |
|   |                  |                 |       |     |        |
|   |                  |                 |       |     |        |
|   |                  |                 |       |     |        |

- □ TLB access time is typically smaller than cache access time (because TLBs are much smaller than caches)
  - TLBs are typically not more than 512 entries even on high end machines

EC19-20 Chapter 3.119

Dept. of Comp. Arch., UMA, 2019







# Page size: 4KB = 2<sup>12</sup> bytes (12 bits page offset) Virtual Address 4BC81Ah Virtual page number 12 11 . . . . 0 4BC 81A







### **A TLB in the Memory Hierarchy**



- □ A TLB miss is it a page fault or merely a TLB miss?
  - If the page is loaded into main memory, then the TLB miss can be handled (in hardware or software) by loading the translation information from the page table into the TLB
    - Takes 10's of cycles to find and load the translation info into the TLB
  - If the page is not in main memory, then it's a true page fault
    - Takes 1,000,000's of cycles to service a page fault
- □ TLB misses are much more frequent than true page faults

EC19-20 Chapter 3.127

Dept. of Comp. Arch., UMA, 2019

127

### **TLB Event Combinations**

| TLB  | Page<br>Table | Cache | Possible? Under what circumstances? |
|------|---------------|-------|-------------------------------------|
| Hit  | Hit           | Hit   |                                     |
| Hit  | Hit           | Miss  |                                     |
| Miss | Hit           | Hit   |                                     |
| Miss | Hit           | Miss  |                                     |
| Miss | Miss          | Miss  |                                     |
| Hit  | Miss          | Miss/ |                                     |
|      |               | Hit   |                                     |
| Miss | Miss          | Hit   |                                     |

EC19-20 Chapter 3.128

# **TLB Event Combinations**

| TLB  | Page<br>Table | Cache        | Possible? Under what circumstances?                                        |
|------|---------------|--------------|----------------------------------------------------------------------------|
| Hit  | Hit           | Hit          | Yes – what we want!                                                        |
| Hit  | Hit           | Miss         | Yes – although the page table is not checked if the TLB hits               |
| Miss | Hit           | Hit          | Yes – TLB miss, PA in page table                                           |
| Miss | Hit           | Miss         | Yes – TLB miss, PA in page table, but data<br>not in cache                 |
| Miss | Miss          | Miss         | Yes – page fault                                                           |
| Hit  | Miss          | Miss/<br>Hit | Impossible – TLB translation not possible if page is not present in memory |
| 141  | N 4"          |              | , , , ,                                                                    |
| Miss | Miss          | Hit          | Impossible – data not allowed in cache if page is not in memory            |

EC19-20 Chapter 3.129

Dept. of Comp. Arch., UMA, 2019

129





Reducing Translation Time: Overlap TLB-Cache

Key: size of the page offset field ≥ size of index+block\_offset+byte\_offset fields

Virtual Address (VA)

Virtual page number Page offset

Physical page number index byte offset offset

Physical Address (PA)

Dept. of Comp. Arch., UMA, 2019

EC19-20 Chapter 3.133









### The Hardware/Software Boundary

- What parts of the virtual to physical address translation is done by or assisted by the hardware?
  - Translation Lookaside Buffer (TLB) that caches the recent translations
    - TLB access time is part of the cache hit time
    - May allot an extra stage in the pipeline for TLB access
  - Page table storage, fault detection and updating
    - Page faults result in exceptions (precise) that are then handled by the OS
    - Hardware must support (i.e., update appropriately) Dirty and Reference bits (e.g., ~LRU) in the Page Tables
  - Disk placement
    - Bootstrap (e.g., out of disk sector 0) so the system can service a limited number of page faults before the OS is even loaded

EC19-20 Chapter 3.139

Dept. of Comp. Arch., UMA, 2019

139

### **Memory Protection**

- Different tasks can share parts of their virtual address spaces
  - But need to protect against errant access
  - Requires OS assistance
- Hardware support for OS protection
  - Privileged supervisor mode (aka kernel mode)
  - Privileged instructions
  - Page tables and other state information only accessible in supervisor mode
  - System call exception (e.g., syscall in MIPS)

EC19-20 Chapter 3.140

# **Some Virtual Memory Design Parameters**

|                       | Paged VM                     | TLBs                 |
|-----------------------|------------------------------|----------------------|
| Total size            | 16,000 to<br>250,000 words   | 16 to 512 entries    |
| Total size (KB)       | 250,000 to<br>1,000,000,000  | 0.25 to 16           |
| Block size (B)        | 4000 to 64,000               | 4 to 8               |
| Hit time              |                              | 0.5 to 1 clock cycle |
| Miss penalty (clocks) | 10,000,000 to<br>100,000,000 | 10 to 100            |
| Miss rates            | 0.00001% to<br>0.0001%       | 0.01% to<br>1%       |

EC19-20 Chapter 3.141

Dept. of Comp. Arch., UMA, 2019

141

# 2-Level TLB Organization

| Characteristic   | ARM Cortex-A53                                                                                                                   | Intel Core i7                                                              |
|------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|
| Virtual address  | 48 bits                                                                                                                          | 48 bits                                                                    |
| Physical address | 40 bits                                                                                                                          | 44 bits                                                                    |
| Page size        | Variable: 4, 16, 64 KiB, 1, 2 MiB, 1 GiB                                                                                         | Variable: 4 KiB, 2/4 MiB                                                   |
| TLB organization | 1 TLB for instructions and 1 TLB for data per core                                                                               | 1 TLB for instructions and 1 TLB for data per core                         |
|                  | Both micro TLBs are fully associative,<br>with 10 entries, round robin<br>replacement<br>64-entry, four-way set-associative TLBs | Both L1 TLBs are four-way set associative, LRU replacement                 |
|                  | TLB misses handled in hardware                                                                                                   | L1 I-TLB has 128 entries for small pages, seven per thread for large pages |
|                  |                                                                                                                                  | L1 D-TLB has 64 entries for small pages, 32 for large pages                |
|                  |                                                                                                                                  | The L2 TLB is four-way set associative, LRU replacement                    |
|                  |                                                                                                                                  | The L2 TLB has 512 entries                                                 |
|                  |                                                                                                                                  | TLB misses handled in hardware                                             |

# **Summary: virtual memory**

- The Principle of Locality:
  - Program likely to access a relatively small portion of the address space at any instant of time.
    - Temporal Locality: Locality in Time
    - Spatial Locality: Locality in Space
- Caches, TLBs, Virtual Memory all understood by examining how they deal with the four questions
  - 1. Where can entry be placed?
  - 2. How is entry found?
  - 3. What entry is replaced on miss?
  - 4. How are writes handled?
- Page tables map virtual address to physical address
  - TLBs are important for fast translation

EC19-20 Chapter 3.147

Dept. of Comp. Arch., UMA, 2019

147

Other considerations

EC19-20 Chapter 3.148

### **Cache Coherence Problem**

- □ Suppose two CPU cores share a physical address space
  - Write-through caches

| Time<br>step | Event               | CPU A's cache | CPU B's cache | Memory |
|--------------|---------------------|---------------|---------------|--------|
| 0            |                     |               |               | 0      |
| 1            | CPU A reads X       | 0             |               | 0      |
| 2            | CPU B reads X       | 0             | 0             | 0      |
| 3            | CPU A writes 1 to X | 1             | 0             | 1      |

Chapter 5 — Large and Fast: Exploiting Memory Hierarchy — 149
Dept. of Comp. Arch., UMA, 2019

149

# **Cache Coherence in Multicores**

□ In future multicore processors its likely that the cores will share a common physical address space, causing a cache coherence problem



EC19-20 Chapter 3.150

### **Cache Coherence in Multicores**

 In multicore processors its likely that the cores will share a common physical address space, causing a cache coherence problem



EC19-20 Chapter 3.151

Dept. of Comp. Arch., UMA, 2019

151

### **A Coherent Memory System**

- Any read of a data item should return the most recently written value of the data item
  - Coherence defines what values can be returned by a read
    - Writes to the same location are serialized (two writes to the same location must be seen in the same order by all cores)
  - Consistency determines when a written value will be returned by a read
- □ To enforce coherence, caches must provide
  - Replication of shared data items in multiple cores' caches
    - Replication reduces both latency and contention for a read shared data item
  - Migration of shared data items to a core's local cache
    - Migration reduced the latency of the access the data and the bandwidth demand on the shared memory (L2 in our example)

EC19-20 Chapter 3.152

### **Cache Coherence Protocols**

- Need a hardware protocol to ensure cache coherence the most popular of which is snooping
  - The cache controllers monitor (snoop) on the broadcast medium (e.g., bus) with duplicate address tag hardware (so they don't interfere with core's access to the cache) to determine if their cache has a copy of a block that is requested
- □ Write invalidate protocol writes require exclusive access and invalidate all other copies
  - Exclusive access ensure that no other readable or writable copies of an item exists
- □ If two processors attempt to write the same data at the same time, one of them wins the race causing the other core's copy to be invalidated. For the other core to complete, it must obtain a new copy of the data which must now contain the updated value – thus enforcing write serialization

Write Serializ

EC19-20 Chapter 3.153

Dept. of Comp. Arch., UMA, 2019

153

### **Handling Writes**

Ensuring that all other processors sharing data are informed of writes can be handled two ways:

- Write-update (write-broadcast) writing processor broadcasts new data over the bus, all copies are updated
  - All writes go to the bus → higher bus traffic
  - Since new values appear in caches sooner, can reduce latency
- Write-invalidate writing processor issues invalidation signal on bus, cache snoops check to see if they have a copy of the data, if so they invalidate their cache block containing the word (this allows multiple readers but only one writer)
  - Uses the bus only on the first write → lower bus traffic, so better use of bus bandwidth

EC19-20 Chapter 3.154

# **Example of Snooping Invalidation**



EC19-20 Chapter 3.155

Dept. of Comp. Arch., UMA, 2019

155

# **Example of Snooping Invalidation**



■ When the second miss by Core 2 occurs, Core 1 responds with the value canceling the response from the L2 cache (and also updating the L2 copy)

EC19-20 Chapter 3.156

### **Multiword Block Considerations**

- □ Read misses (I\$ and D\$)
  - Processed the same as for single word blocks a miss returns the entire block from memory
  - Miss penalty grows as block size grows
    - Early restart processor resumes execution as soon as the requested word of the block is returned
    - Requested word first requested word is transferred from the memory to the cache (and processor) first
  - Nonblocking cache allows the processor to continue to access the cache while the cache is handling an earlier miss
- Write misses (D\$)
  - If using write allocate must first fetch the block from memory and then write the word to the block (or could end up with a "garbled" block in the cache (e.g., for 4 word blocks, a new tag, one word of data from the new block, and three words of data from the old block)

EC19-20 Chapter 3.157

Dept. of Comp. Arch., UMA, 2019

157

### **Average Memory Access Time (AMAT)**

- □ A larger cache will have a longer access time. An increase in hit time will likely add another stage to the pipeline. At some point the increase in hit time for a larger cache will overcome the improvement in hit rate leading to a decrease in performance.
- Average Memory Access Time (AMAT) is the average to access memory considering both hits and misses

AMAT = Time for a hit + Miss rate x Miss penalty

■ What is the AMAT for a processor with a 20 psec clock, a miss penalty of 50 clock cycles, a miss rate of 0.02 misses per instruction and a cache access time of 1 clock cycle?

EC19-20 Chapter 3.158





### **Data Miss Rates**

- Shared data has lower spatial and temporal locality
  - Share data misses often dominate cache behavior even though they may only be 10% to 40% of the data accesses

64KB 2-way set associative data cache with 32B blocks

Hennessy & Patterson, Computer Architecture: A Quantitative Approach





164

### **Block Size Effects**

- Writes to one word in a multi-word block mean that the full block is invalidated
- Multi-word blocks can also result in false sharing: when two cores are writing to two different variables that happen to fall in the same cache block
  - With write-invalidate false sharing increases cache miss rates



4 word cache block

□ Compilers can help reduce false sharing by allocating highly correlated data to the same cache block

EC19-20 Chapter 3.165

### **Other Coherence Protocols**

- ☐ There are many variations on cache coherence protocols
- □ Another write-invalidate protocol used in the Pentium 4 (and many other processors) is MESI with four states:
  - Modified same
  - Exclusive only one copy of the shared data is allowed to be cached; memory has an up-to-date copy
    - Since there is only one copy of the block, write hits don't need to send invalidate signal
  - Shared multiple copies of the shared data may be cached (i.e., data permitted to be cached with more than one processor); memory has an up-to-date copy
  - Invalid same

EC19-20 Chapter 3.166

Dept. of Comp. Arch., UMA, 2019



# **Summary: Improving Cache Performance**

- 0. Reduce the time to hit in the cache
  - smaller cache
  - direct mapped cache
  - smaller blocks
  - for writes
    - no write allocate no "hit" on cache, just write to write buffer
    - write allocate to avoid two cycles (first check for hit, then write) pipeline writes via a delayed write buffer to cache

### 1. Reduce the miss rate

- bigger cache
- more flexible placement (increase associativity)
- larger blocks (16 to 64 bytes typical)
- victim cache small buffer holding most recently discarded blocks

EC19-20 Chapter 3.168

Dept. of Comp. Arch., UMA, 2019

168

### **Summary: Improving Cache Performance**

- 2. Reduce the miss penalty
  - smaller blocks
  - use a write buffer to hold dirty blocks being replaced so don't have to wait for the write to complete before reading
  - check write buffer (and/or victim cache) on read miss may get lucky
  - for large blocks fetch critical word first
  - use multiple cache levels L2 cache not tied to CPU clock rate
  - faster backing store/improved memory bandwidth
    - wider buses
    - memory interleaving, DDR SDRAMs

EC19-20 Chapter 3.169

### **Summary: The Cache Design Space**

- □ Several interacting dimensions
  - cache size
  - block size
  - associativity
  - replacement policy
  - write-through vs write-back
  - write allocation
- □ The optimal choice is a compromise
  - depends on access characteristics
    - workload
    - use (I\$ache, D\$ache, TLB)
  - depends on technology / cost
- Simplicity often wins

Good Factor A Factor B
Less More

**Cache Size** 

Dept. of Comp. Arch., UMA, 2019

**Associativity** 

**Block Size** 

EC19-20 Chapter 3.170

170

# **Handling a TLB Miss**

- Consider a TLB miss for a page that is present in memory (i.e., the Valid bit in the page table is set)
  - A TLB miss (or a page fault exception) must be asserted by the end of the same clock cycle that the memory access occurs so that the next clock cycle will begin exception processing

| Register | CP0 Reg# | Description                        |  |
|----------|----------|------------------------------------|--|
| EPC      | 14       | Where to restart after exception   |  |
| Cause    | 13       | Cause of exception                 |  |
| BadVAddr | 8        | Address that caused exception      |  |
| Index    | 0        | Location in TLB to be read/written |  |
| Random   | 1        | Pseudorandom location in TLB       |  |
| EntryLo  | 2        | Physical page address and flags    |  |
| EntryHi  | 10       | Virtual page address               |  |
| Context  | 4        | Page table address & page number   |  |

EC19-20 Chapter 3.171

### **A MIPS Software TLB Miss Handler**

■ When a TLB miss occurs, the hardware saves the address that caused the miss in BadVAddr and transfers control to 8000 0000<sub>hex</sub>, the location of the TLB miss handler

### TLBmiss:

```
mfc0 $k1, Context #copy addr of PTE into $k1
lw $k1, 0($k1) #put PTE into $k1
mtc0 $k1, EntryLo #put PTE into EntryLo
tlbwr #put EntryLo into TLB
# at Random
eret #return from exception
```

- □ tlbwr copies from EntryLo into the TLB entry selected by the control register Random
- □ A TLB miss takes about a dozen clock cycles to handle

EC19-20 Chapter 3.172

Dept. of Comp. Arch., UMA, 2019

172

### **Some Virtual Memory Design Parameters**

|                       | Paged VM                     | TLBs                 |
|-----------------------|------------------------------|----------------------|
| Total size            | 16,000 to<br>250,000 words   | 16 to 512 entries    |
| Total size (KB)       | 250,000 to<br>1,000,000,000  | 0.25 to 16           |
| Block size (B)        | 4000 to 64,000               | 4 to 8               |
| Hit time              |                              | 0.5 to 1 clock cycle |
| Miss penalty (clocks) | 10,000,000 to<br>100,000,000 | 10 to 100            |
| Miss rates            | 0.00001% to<br>0.0001%       | 0.01% to<br>1%       |

EC19-20 Chapter 3.173

### **Two Machines' TLB Parameters**

|                                | Intel Nehalem                                                                                                                                       | AMD Barcelona                                                                                                                      |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| Address sizes                  | 48 bits (vir); 44 bits (phy)                                                                                                                        | 48 bits (vir); 48 bits (phy)                                                                                                       |
| Page size                      | 4KB                                                                                                                                                 | 4KB                                                                                                                                |
| TLB organization               | L1 TLB for instructions<br>and L1 TLB for data per<br>core; both are 4-way set<br>assoc.; LRU<br>L1 ITLB has 128 entries,<br>L2 DTLB has 64 entries | L1 TLB for instructions and<br>L1 TLB for data per core;<br>both are fully assoc.; LRU<br>L1 ITLB and DTLB each<br>have 48 entries |
|                                | L2 TLB (unified) is 4-way<br>set assoc.; LRU<br>L2 TLB has 512 entries                                                                              | L2 TLB for instructions and<br>L2 TLB for data per core;<br>each are 4-way set assoc.;<br>round robin LRU<br>Both L2 TLBs have 512 |
| TLB misses handled in hardware |                                                                                                                                                     | entries TLB misses handled in hardware                                                                                             |

EC19-20 Chapter 3.174

Dept. of Comp. Arch., UMA, 2019

174

# **Why Not a Virtually Addressed Cache?**

□ A virtually addressed cache would only require address translation on cache misses



### but

- Two programs which are sharing data will have two different virtual addresses for the same physical address – aliasing – so have two copies of the shared data in the cache and two entries in the TBL which would lead to coherence issues
  - Must update all cache entries with the same physical address or the memory becomes inconsistent

EC19-20 Chapter 3.175